Design of Multi-Core Embedded Processor Using Configurable Master-Slave I-Cache Controller
碩士 === 國立交通大學 === 電機與控制工程系所 === 94 === Cache miss is a very significant factor to affect its efficiency for the General Embedded Processor in general applications or the Digital Signal Processor(DSP) emphasizing on computing operations. The cache miss results in the penalty of wasting of thousands o...
Main Authors: | Ching-Hsiang Chou, 周經翔 |
---|---|
Other Authors: | Chin-Teng Lin |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/66706797394891330274 |
Similar Items
-
Shared Cache Contention Improving in Multi-core Processors
by: Wang Jui Hsiang, et al.
Published: (2015) -
Design of Energy Efficient Virtual Cache Coherence Protocal in Multi-Core Processors
by: Yu-Xiang Wang, et al.
Published: (2016) -
A Power Saving Cache Architecture for Multi-Core Processor
by: Hsin-Liang Lin, et al.
Published: (2010) -
Improved Policies for Drowsy Caches in Embedded Processors
by: Zushi, Junpei, et al.
Published: (2008) -
Design a Task Scheduler to Improve Shared Cache Contention with Fairness Maintenance in Multi-Core Processors
by: Ching-Lin Hsu, et al.
Published: (2015)