The Design and Implementation of a Wide-Range Power-Efficient CMOS Phase Locked Loop
碩士 === 國立雲林科技大學 === 電子與資訊工程研究所 === 93 === A CMOS Phase-Locked Loop (PLL) equipped with a high-sensitivity Phase/Frequency Detector (PFD) and a differential range-programmable low-noise Voltage-Controlled Oscillator (VCO) is described. The PFD possesses a wide linear-range in its phase-detector chara...
Main Authors: | Ming-yu Hsieh, 謝明育 |
---|---|
Other Authors: | Roger Yubtzuan Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/04449727833180375713 |
Similar Items
-
The Design of a Wide-Range Power-Efficient CMOS Adaptive-Bandwidth Phase Locked Loop
by: Yi-Bin Wang, et al.
Published: (2006) -
Design and Implementation of CMOS Wide-Range Delay-Locked Loop
by: Chao-Chyun Chen, et al.
Published: (2008) -
A low-swing, wide-tuning-range CMOS phase-locked loop
by: Nouri, Neda
Published: (2009) -
Design and Implementation of Wide-Range Multi-phase Delay-Locked Loop
by: HONG-JIE GUO, et al.
Published: (2013) -
Design and Implementation of Low Voltage CMOS Phase-Locked-Loop and Delay-Locked-Loop
by: Chung-Ting Lu, et al.
Published: (2007)