A Delay-Locked Loop Frequency Synthesizer for WCDMA Applications
碩士 === 國立彰化師範大學 === 電機工程學系 === 93 === This thesis proposes a multiple frequency channel selector based delay-locked loop frequency synthesizer designed in 0.18-μm CMOS process with 1.8V supply voltage. DLL has several inherent advantages over the PLL, i.e., no jitter accumulation, fast locking, stab...
Main Authors: | Hsien-Hsing Lee, 李賢興 |
---|---|
Other Authors: | Zhi-Ming Lin |
Format: | Others |
Language: | en_US |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/67213742631769414672 |
Similar Items
-
Multiplied Delay Locked Loop Based Fractional-N Frequency Synthesizer
by: Liu, Cheng-Yu, et al.
Published: (2011) -
A Delay-Locked Loop Based Waveform Converter for Multiphase Frequency Synthesizer
by: Chien-Ping Chou, et al.
Published: (2004) -
Programmable Clock Synthesizer based on Delay-Locked Loop
by: Jyun-Hong Chen, et al.
Published: (2010) -
DC Offset Elimination Frequency Synthesizer and Low Power Injection Locked Frequency Divider by SiGe 0.35um for WCDMA Applications
by: Lu, Cho-Ying, et al.
Published: (2004) -
Spur Reduction of 1.5GHz Frequency Synthesizer by using Delay-locked Loop techniques
by: Chia-hui Lin, et al.
Published: (2016)