A 3.3V 10‐b 135‐Msample/s Folding and Interpolating Analog‐to‐Digital Converter
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 93 === This thesis describes a 3.3V, 10-bit, 135MS/s ADC suited for video applications. The proposed ADC is designed with a folding and interpolation architecture and is divided into two primary components, a 4-bit coarse converter and a 6-bit fine converter. The co...
Main Authors: | Chien-Ming Chen, 陳建銘 |
---|---|
Other Authors: | Ching-Chun Wang |
Format: | Others |
Language: | zh-TW |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/23864139857254323654 |
Similar Items
-
10 Bit 250MSample/s Interpolation Digital to Analog Converter
by: Han-Sung Kuo, et al.
Published: (2005) -
A 10-bit 50MSample/s Pipelined Analog-to-Digital Converter
by: Shih-Lin Huang, et al.
Published: (2005) -
10-bit 350-MSample/s Current-Steering Digital-to-Analog Converter
by: Jeng-Dau Chang, et al.
Published: (2004) -
A 10-bit 250-MSample/sec Digital to Analog Converter
by: Chih-wei Wu, et al.
Published: (2006) -
A 16-b 10Msample/s Split-Interleaved Analog to Digital Converter
by: Croughwell, Rosamaria
Published: (2007)