Clock Skew Scheduling and Optimization for Large-Scale Digital Synchronous Circuits
碩士 === 長庚大學 === 電機工程研究所 === 93 === This thesis will study the problem of an optimal clock skew scheduling for large-scale synchronous VLSI circuits. In the problem formulation phase, we formulate the clock skew scheduling problem as a constrained quadratic programming (QP) problem. From a reliabilit...
Main Authors: | Chang Chao-Kai, 張兆凱 |
---|---|
Other Authors: | Chia-Chi CHU |
Format: | Others |
Language: | zh-TW |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/31862676760789643015 |
Similar Items
-
Optimal Clock Tree with General Skew Constraints for Safe Synchronous Systems
by: June-Chien Chang, et al.
Published: (2005) -
Issues on Skew Minimization in Useful Clock Skew Scheduling
by: Chia-Lang Chiu, et al.
Published: (2004) -
Clock Skew Scheduling for Peak Current Minimization
by: Chia-Ming Chang, et al.
Published: (2004) -
Clock Skew Optimization for Voltage Variation
by: Hsiao, Yuan Chao, et al.
Published: (2016) -
Design and Implementation of All-Digital High Precision Fast Locking Clock Synchronization Circuits
by: Kai-Wei Hong, et al.
Published: (2011)