Design of The Low voltage Concurrent Dual-Band CMOS LNA
碩士 === 大同大學 === 電機工程研究所 === 91 === With the scaling down of CMOS technology, it has become a new trend to design a CMOS IC with low cost, low power and high integration. Therefore, in this thesis we employ TSMC CMOS 0.25 m process to design a concurrent dual band low noise amplifier (LNA)...
Main Authors: | Huang. Hung-Shiuan, 黃宏軒 |
---|---|
Other Authors: | Ming-Chieh Tsai |
Format: | Others |
Language: | en_US |
Published: |
2003
|
Online Access: | http://ndltd.ncl.edu.tw/handle/31257043826615872929 |
Similar Items
-
Low voltage CMOS LNA design
by: Nohra, George
Published: (2005) -
Concurrent Dual-Band LNA For Dual-Bandd Receiver Front-End and Low-Voltage Micromixer
by: Chin-Hsien Yen, et al.
Published: (2005) -
Design and Implementation of Low Cost Voltage Regulator and Concurrent Dual Band LNA for Portable Products Applications
by: Chih-Hao Chang, et al.
Published: (2013) -
Concurrent Dual-Band Inverter-Based Low Noise Amplifier (LNA) for WLAN Applications
by: A. Bijari, et al.
Published: (2021-01-01) -
A DUAL-BAND CMOS LNA FOR 2.4/5.2GHz WLAN APPLICATION
by: Po-hung Lin, et al.
Published: (2015)