Design and Evaluation of a Low-Power On-Chip Network Based on Dynamic Voltage Scaling with Links
碩士 === 國立東華大學 === 資訊工程學系 === 91 === In the future, systems-on-chip employing an on-chip network is evolving toward complex heterogeneous components made of many macro-cells (e.g., processors, DSPs, memory, controllers, and custom logic). The bandwidth of a link has been increasing fast in on-chi...
Main Authors: | Chao-Hung Chang, 張兆宏 |
---|---|
Other Authors: | Hsin-Chou Chi |
Format: | Others |
Language: | zh-TW |
Published: |
2003
|
Online Access: | http://ndltd.ncl.edu.tw/handle/07749389947251963358 |
Similar Items
-
Variation-Aware Ultra-Low Voltage Design for Energy Efficient Chips
by: Chang, Ming-Hung, et al.
Published: (2012) -
Dynamic Voltage/Frequency Scaling and Power-Gating of Network-on-Chip with Machine Learning
by: Clark, Mark A.
Published: (2019) -
On Chip ESD Protection Design In A Power Chip
by: Tai-Hung Chang, et al.
Published: (2000) -
On Chip Memory Designs for Ultra-Low-Voltage SoC
by: Pei-Yao Chang, et al.
Published: (2013) -
Chip Design of Low-Power Voltage-Controlled Oscillators with Tuning Range
by: Jin-Rong Syu, et al.
Published: (2009)