Clock Tree Buffer Sizing with Applying Connective Skew
碩士 === 國立清華大學 === 資訊工程學系 === 90 === Clock designs play an important role in modern VLSI designs. Among clock network designs, the buffered clock tree architecture is the most popular clock network design adopted in modern VLSI designs. In this thesis, we have proposed a new skew concept,...
Main Authors: | Ming-Dow Yu, 余明道 |
---|---|
Other Authors: | Shih-Chieh Chang |
Format: | Others |
Language: | en_US |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/37535306826454204141 |
Similar Items
-
Clock Tree Synthesis with Buffer Insertion/Sizing
by: Chu, Hao-Hsien, et al.
Published: (2013) -
Study on Adjustable Delay Buffers for Clock Skew Minimization
by: Jun-hao Wang, et al.
Published: (2012) -
Optimization Algorithm Applied to Zero Skew Clock Tree Implementation
by: Chih-Chung Lin, et al.
Published: (2011) -
Load-Balanced Clock Tree Synthesis with Adjustable Delay Buffer Insertion for Clock Skew Minimization in Multiple Dynamic Supply Voltage Designs
by: Kuan-YuLin, et al.
Published: (2010) -
Zero Skew Clock Tree Synthesis
by: Yen-Ren Zhao, et al.
Published: (2005)