A study of ESD protected circuit design and latch up effect immunity
碩士 === 大葉大學 === 電機工程研究所 === 90 === Following the integrated circuit package density increasing, the dimension of device also shirk. The device channel length of integrated circuit down to deep submicron 0.1μm process or even smaller. Reliability engineer always play a very important role in integr...
Main Author: | 黃致遠 |
---|---|
Other Authors: | 陳 勛 祥 |
Format: | Others |
Language: | zh-TW |
Published: |
2002
|
Online Access: | http://ndltd.ncl.edu.tw/handle/07336705867896023430 |
Similar Items
-
Physical Models for Epitaxial CMOS Latch-up and On-chip ESD Protection
by: Hun-Shung Lee, et al.
Published: (2001) -
Robust and Latch-Up-Immune LVTSCR Device with an Embedded PMOSFET for ESD Protection in a 28-nm CMOS Process
by: Ruibo Chen, et al.
Published: (2020-11-01) -
Novel High Holding Voltage SCR with Embedded Carrier Recombination Structure for Latch-up Immune and Robust ESD Protection
by: Zhuo Wang, et al.
Published: (2019-05-01) -
The Behavior of Bilateral Latch-Up Triggering in VLSI CMOS Protection Circuits
by: Heng-Sheng Huang, et al.
Published: (1993) -
Current-Pulse Induced Degradation in Submicron MOSFETs and SCR Latch-up for ESD Prevention
by: Chang-Shen Chen, et al.
Published: (1995)