A +3.3V Low Voltage Differential Signaling (LVDS) Transmitter for Flat Panel Display (FPD) Link
碩士 === 國立清華大學 === 電子工程研究所 === 89 === A Low-Voltage-Differential-Signaling transmitter is implemented in TSMC 0.35 1P4M CMOS process to convert 8 bits of CMOS/TTL data into one LVDS data stream. A phase-locked transmit clock is transmitted in parallel with the data stream over a second LV...
Main Authors: | Sung-Yau Yeh, 葉松銚 |
---|---|
Other Authors: | Chen-Hsin Lien |
Format: | Others |
Language: | en_US |
Published: |
2001
|
Online Access: | http://ndltd.ncl.edu.tw/handle/85797148210018702644 |
Similar Items
-
Design on 1.225 Gbps LVDS Transmitter for UXGA Flat Panel Display Applications
by: 周宗信
Published: (2005) -
Design on 1.225 Gb/s LVDS Receiver for UXGA Flat Panel Display Application
by: Chien-Hua Wu, et al.
Published: (2005) -
Design of LVDS Gb/s Transmitter and Receiver
by: Chen Chih-Chia, et al.
Published: (2002) -
Co-Design on High-Speed I/O Buffers With Both LVDS and RSDS Standards for Flat Panel Display Applications
by: Kai-Lan Chuang, et al.
Published: (2004) -
Design and Implementation of Display’s LVDS Testing Systems
by: Kuo-Hui Hu, et al.
Published: (2011)