Optimizing Performance of Dynamic Delayed Micro-pipeline Architecture in Digital Signal Processing
碩士 === 元智大學 === 資訊工程研究所 === 88 === The hardware architecture is an important technology of the digital signal processing, (as VLIW, pipeline, parellel …etc.) Those technologys improve digital signal processor’s performance greatly. Generally, DSP implementation technology often using the...
Main Authors: | Jar-shin Yan, 嚴嘉鑫 |
---|---|
Other Authors: | Chaio-Jang Hwang |
Format: | Others |
Language: | zh-TW |
Published: |
2000
|
Online Access: | http://ndltd.ncl.edu.tw/handle/93348833768953934762 |
Similar Items
-
Design and Implementation of Reconfigurable ALU with Pipeline Architecture for Wireless Processing Unit
by: Yen, Ko-Shiun, et al.
Published: (2012) -
New Digit-Serial VLSI Architectures for Signal Processing
by: Chen,Ching Chia, et al.
Published: (1994) -
Pipeline FFT Architectures Optimized for FPGAs
by: Bin Zhou, et al.
Published: (2009-01-01) -
Design and Architectures for Digital Signal Processing
Published: (2013) - Optimizing Transfers of Control in the Static Pipeline Architecture