Functional Slack Time Computation via Non-primitive Path Detection
碩士 === 國立中正大學 === 資訊工程研究所 === 88 === Abstract Given that the power dissipated by a gate is directly proportional to its load, reducing that load (down sizing) leads to a reduction of the power consumption as well as a reduction of the chip area. Downsizing gates can reduce power/area...
Main Authors: | Yi-Chun Shen, 沈逸群 |
---|---|
Other Authors: | Shih-Chieh Chang |
Format: | Others |
Language: | en_US |
Published: |
2000
|
Online Access: | http://ndltd.ncl.edu.tw/handle/88293973554132135273 |
Similar Items
-
Slack time and innovation
by: Agrawal, A., et al.
Published: (2019) -
Slack Time and Innovation
by: Goldfarb, Avi, et al.
Published: (2019) -
Early Slack and Late Slack Optimization for Incremental Timing Driven Placement
by: Weng, Shih-Yao, et al.
Published: (2017) -
On-Chip Measurement of Variation-Induced Dynamic Path Slacks in Microprocessors
by: WU, CHUNG-WEI, et al.
Published: (2017) -
Slack
by: Heather A Johnson
Published: (2018-01-01)