An Architecture-Driven Metric for simultaneous Placement and Global Routing for FPGAs
碩士 === 國立交通大學 === 資訊科學系 === 87 === Due to their low prototyping cost, user programmability and short turnaround time, Field Programmable Gate Arrays (FPGAs) have become a very popular design style for ASIC applications. FPGA routing resources typically consist of wire segments and program...
Main Authors: | Yu-Tsang Chang, 張育蒼 |
---|---|
Other Authors: | Yao-Wen Chang |
Format: | Others |
Language: | en_US |
Published: |
1999
|
Online Access: | http://ndltd.ncl.edu.tw/handle/56246724336279663144 |
Similar Items
-
Reliability-aware placement and routing for FPGAs
Published: () -
Thermal-Aware Placement and Routing for 3D FPGAs
by: 張瀚元
Published: (2011) -
A Performance Driven Placement Algorithm For FPGAs
by: Lin, Whe Dar, et al.
Published: (1993) -
Scalable and deterministic timing-driven parallel placement for FPGAs
by: Wang, Chao Chris
Published: (2011) -
Scalable and deterministic timing-driven parallel placement for FPGAs
by: Wang, Chao Chris
Published: (2011)