Bridging Fault Analysis and Logic Gate Threshold Voltage Determination
碩士 === 國立成功大學 === 電機工程學系 === 86 === BIFEST(A Built-in Intermediate Fault Effect Sensing and Test GenerationSystem for CMOS Bridging Faults)是一個處理橋式錯誤之自 動測試向量產生(Auto Test Pattern Generation or ATPG)系統,其主 要功能在於利用邏輯測試方法及內建式中間電壓值測試法(Built-in...
Main Authors: | Duh, Wern-Yih, 杜文毅 |
---|---|
Other Authors: | Kuen-Jong Lee |
Format: | Others |
Language: | zh-TW |
Published: |
1998
|
Online Access: | http://ndltd.ncl.edu.tw/handle/24839279878536979046 |
Similar Items
-
SCALABLE FAULT TOLERANT DESIGN METHODOLOGY FOR THRESHOLD LOGIC GATES
by: PALANISWAMY, ASHOK KUMAR
Published: (2009) -
Design of Multi-Threshold Threshold logic Gate
by: Jian-Syong Huang, et al. -
Design of High Performance Threshold Logic Gates
by: Dara, Chandra Babu
Published: (2015) -
Reconfigurable Threshold Logic Gates Implemented in Nanoscale Double-Gate MOSFETs
by: Ting, Darwin Ta-Yueh
Published: (2008) -
Parallel and Distributed Logic and Fault Simulation
by: Li, Yih Lang, et al.
Published: (1996)