A High-Speed Direct Two's-Complement Multiplier with Self-Timed Carry Completion
碩士 === 逢甲大學 === 資訊工程學系 === 86 === An algorithm of a new design for an asynchronous self-timed carry-completion adder is presented. This new type adder can be used for the last array stage of carry-sum addition in the direct two's comp...
Main Authors: | Shie, Chun-Ming, 施俊名 |
---|---|
Other Authors: | Hao-Yung Lo |
Format: | Others |
Language: | zh-TW |
Published: |
1998
|
Online Access: | http://ndltd.ncl.edu.tw/handle/68099244491782452707 |
Similar Items
-
VLSI Design and Implementation of Pipelined Two's Complement Multiplier
by: Liu, Fun Jen, et al.
Published: (1994) -
On the design of reconfigurable ripple carry adders and carry save multipliers
by: Jang, Yi-Feng
Published: (2014) -
The Carry-Save Multipliers with On-the-fly Conversion
by: Wang Po-Sen, et al.
Published: (1996) -
Design and Implementation of a 32*32 Bit-Sequential Direct 2's Complement Signed Multiplier
by: Wang, Starr, et al.
Published: (1997) -
High-Speed Booth Multiplier Design
by: ming-tsai chan, et al.
Published: (2002)