A 2V , 110MHz CMOS limiting amplifier
碩士 === 國立交通大學 === 電子工程學系 === 85 === This thesis describes the design of a 2~V, 110 MHz CMOS limiting amplifier, which consists of a gain stage, a offset canceling circuit, a received signal strength indicator( RSSI), and a windi...
Main Authors: | Chen, Li-Chan, 陳林謙 |
---|---|
Other Authors: | Jieh-Tsorng Wu |
Format: | Others |
Language: | zh-TW |
Published: |
1997
|
Online Access: | http://ndltd.ncl.edu.tw/handle/26644608797311719577 |
Similar Items
-
A 2V, 110 MHz, 64-Phase CMOS PLL
by: CHEN, PI-FEN, et al.
Published: (1996) -
A 2 V 110 MHz CMOS FM Demodulator
by: Huang, Chao-Pin, et al.
Published: (1997) -
A 2V 110MHz CMOS Vector Modulator
by: Chang, Horng-Der, et al.
Published: (1996) -
100MHz CMOS Wideband Amplifier for DSO
by: Meng-Jen Tsai, et al.
Published: (2000) -
CMOS Limiting Amplifiers
by: Liao Jieh Wei, et al.
Published: (2003)