A partitioning framework for distributed verilog simulation /
The HDL (Hardware Description Language) helps designers of modern digital systems to compete with the increasing size and complexity of VLSI circuits. Simulation is usually used for verification in the design process, which tends to be a bottleneck. Distributed simulation on a network of workstat...
Main Author: | Huang, Hai, 1974- |
---|---|
Other Authors: | Tropper, Carl (advisor) |
Format: | Others |
Language: | en |
Published: |
McGill University
2003
|
Subjects: | |
Online Access: | http://digitool.Library.McGill.CA:80/R/?func=dbin-jump-full&object_id=80291 |
Similar Items
-
GCS : a framework for distributed verilog simulation
by: Pekofsky, Gregory
Published: (2005) -
Optimization techniques for distributed Verilog simulation
by: Li, Lijun
Published: (2008) -
Test Generation For Digital Circuits – A Mapping Study On VHDL, Verilog and SystemVerilog
by: Alape Vivekananda, Ashish
Published: (2018) -
Modeling photonic links in Verilog-A
by: Kononov, Ekaterina (Ekaterina R.)
Published: (2014) -
Compact modeling of circuits and devices in Verilog-A
by: Mysore, Omar
Published: (2013)