SAT-based Automated Design Debugging: Improvements and Application to Low-power Design
With the growing complexity of modern VLSI designs, design errors become increasingly common. Design debugging today emerges as a bottleneck in the design flow, consuming up to 30% of the overall design effort. Unfortunately, design debugging is still a predominantly manual process in the industry....
Main Author: | Le, Bao |
---|---|
Other Authors: | Veneris, Andreas |
Language: | en_ca |
Published: |
2012
|
Subjects: | |
Online Access: | http://hdl.handle.net/1807/33304 |
Similar Items
-
SAT-based Automated Design Debugging: Improvements and Application to Low-power Design
by: Le, Bao
Published: (2012) -
Scaling SAT-based Automated Design Debugging with Formal Methods
by: Keng, Brian
Published: (2009) -
Scaling SAT-based Automated Design Debugging with Formal Methods
by: Keng, Brian
Published: (2009) -
Automated Software Solutions to Logic Restructuring and Silicon Debug
by: Yang, Yu-Shen
Published: (2010) -
Automated Software Solutions to Logic Restructuring and Silicon Debug
by: Yang, Yu-Shen
Published: (2010)