Analysis-Driven Design of Parallel Floating-Point Matrix Multiplication for Implementation in Reconfigurable Logic
The objective of this research is to design an efficient and flexible implementation of parallel matrix multiplication for FPGA devices by analyzing the computation and studying its design space. In order to adapt to the FPGA platform, the design employs blocking and parallelization. Blocked matrix...
Main Author: | |
---|---|
Other Authors: | |
Language: | en en |
Published: |
2013
|
Subjects: | |
Online Access: | http://hdl.handle.net/1974/8145 |