Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy

Improvements in technology of the microelectronic areas have allowed researchers to develop Integrated Circuits (ICs) with higher speed and smaller size. However these improvements have also increased the difficulties for diagnostic testing of the circuits in the radio frequency (RF) range. The ide...

Full description

Bibliographic Details
Main Author: Lam, Tam Le
Language:en_US
Published: 2007
Online Access:http://hdl.handle.net/1993/1740
id ndltd-LACETR-oai-collectionscanada.gc.ca-MWU.1993-1740
record_format oai_dc
spelling ndltd-LACETR-oai-collectionscanada.gc.ca-MWU.1993-17402014-03-29T03:41:43Z Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy Lam, Tam Le Improvements in technology of the microelectronic areas have allowed researchers to develop Integrated Circuits (ICs) with higher speed and smaller size. However these improvements have also increased the difficulties for diagnostic testing of the circuits in the radio frequency (RF) range. The ideal measurement technique must be non-invasive with high spatial resolution, high temporal resolution, high sensitivity. It must be easy to use and cost effective. The current techniques do not meet the above combined criteria. This thesis introduces a simple non-contact technique, based on the Electrostatic Force Microscope (EFM), for internal testing of microelectronic circuits. A heterodyne technique which utilizes short electrical pulses for sampling is implemented to extract an arbitrary periodic digital pattern. This thesis also evaluates three narrow pulse generation techniques. An Integrated Circuit version of the Non-Linear Transmission Line (NLTL) was designed, fabricated and tested. Using the heterodyne technique, measurements of 0.5 Gb/s and 1 Gb/s are performed on 50 W transmission line as well as on internal nodes of BiCMOS and CMOS integrated circuits. Results show that the proposed technique is a capable tool for diagnostic testing of high frequency microelectronic circuits while satisfying the above requirements. 2007-05-18T19:56:52Z 2007-05-18T19:56:52Z 1999-05-01T00:00:00Z http://hdl.handle.net/1993/1740 en_US
collection NDLTD
language en_US
sources NDLTD
description Improvements in technology of the microelectronic areas have allowed researchers to develop Integrated Circuits (ICs) with higher speed and smaller size. However these improvements have also increased the difficulties for diagnostic testing of the circuits in the radio frequency (RF) range. The ideal measurement technique must be non-invasive with high spatial resolution, high temporal resolution, high sensitivity. It must be easy to use and cost effective. The current techniques do not meet the above combined criteria. This thesis introduces a simple non-contact technique, based on the Electrostatic Force Microscope (EFM), for internal testing of microelectronic circuits. A heterodyne technique which utilizes short electrical pulses for sampling is implemented to extract an arbitrary periodic digital pattern. This thesis also evaluates three narrow pulse generation techniques. An Integrated Circuit version of the Non-Linear Transmission Line (NLTL) was designed, fabricated and tested. Using the heterodyne technique, measurements of 0.5 Gb/s and 1 Gb/s are performed on 50 W transmission line as well as on internal nodes of BiCMOS and CMOS integrated circuits. Results show that the proposed technique is a capable tool for diagnostic testing of high frequency microelectronic circuits while satisfying the above requirements.
author Lam, Tam Le
spellingShingle Lam, Tam Le
Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
author_facet Lam, Tam Le
author_sort Lam, Tam Le
title Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
title_short Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
title_full Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
title_fullStr Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
title_full_unstemmed Non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
title_sort non-invasive internal pattern extraction of integrated circuits using electrostatic force microscopy
publishDate 2007
url http://hdl.handle.net/1993/1740
work_keys_str_mv AT lamtamle noninvasiveinternalpatternextractionofintegratedcircuitsusingelectrostaticforcemicroscopy
_version_ 1716657450030989312