The System-on-a-Chip Lock Cache
In this dissertation, we implement efficient lock-based synchronization by a novel, high performance, simple and scalable hardware technique and associated software for a target shared-memory multiprocessor System-on-a-Chip (SoC). The custom hardware part of our solution is provided in the form of a...
Main Author: | Akgul, Bilge Ebru Saglam |
---|---|
Format: | Others |
Language: | en_US |
Published: |
Georgia Institute of Technology
2005
|
Subjects: | |
Online Access: | http://hdl.handle.net/1853/5253 |
Similar Items
-
An asynchronous forth microprocessor.
Published: (2000) -
A Delay-Locked Loop for Multiple Clock Phases/Delays Generation
by: Jia, Cheng
Published: (2006) -
Architecture and design flow for a highly efficient structured ASIC.
Published: (2011) -
A Platform-Centric UML-/XML-Enhanced HW/SW Codesign Method for the Development of SoC Systems
by: Arpnikanondt, Chonlameth
Published: (2006) -
Dynamic Memory Management for Embedded Real-Time
Multiprocessor System-on-a-Chip
by: Shalan, Mohamed A.
Published: (2005)