A 6-bit, 0.2 V to 0.9 V Highly Digital Flash ADC With Comparator Redundancy
A 6-bit highly digital flash ADC is implemented in a 0.18 mum CMOS process. The ADC operates in the subthreshold regime down to 200 mV and employs comparator redundancy and reconfigurability to improve linearity. The low-voltage sampling switch employs voltage boosting, stacking and feedback to redu...
Main Authors: | Daly, Denis C. (Author), Chandrakasan, Anantha P. (Contributor) |
---|---|
Other Authors: | Massachusetts Institute of Technology. Microsystems Technology Laboratories (Contributor) |
Format: | Article |
Language: | English |
Published: |
Institute of Electrical and Electronics Engineers,
2010-03-11T14:32:46Z.
|
Subjects: | |
Online Access: | Get fulltext |
Similar Items
-
A Resolution-Reconfigurable 5-to-10-Bit 0.4-to-1 V Power Scalable SAR ADC for Sensor Applications
by: Yip, Marcus, et al.
Published: (2015) -
Design of a Two-bit/Step 9-bit SAR ADC with Redundant Bits
by: Wu, Tsung-Han, et al.
Published: (2017) -
0.9V Low-Power Cache Design
by: James Chiang, et al.
Published: (2001) -
4-bit 2.5-GS/s Flash ADC in 0.18μm CMOS
by: Yan-Jhih Lin, et al.
Published: (2012) -
A 1.2V 6-bit 1GS/s Flash ADC with Foreground Offset Calibration
by: Lin, Yi-Huan, et al.
Published: (2011)