Power Gating Technique for Power Reduction and Data Retention in CMOS Circuits
Usage of battery powered hand held devices has been increasing in this modern era. To extend the battery life of these devices, more aggressive power reduction techniques are necessary. Power gating techniques are commonly used for suppressing leakage in digital VLSI circuits. In this paper a pow...
Main Authors: | MANICKAM Kavitha, THANGAVEL Govindaraj |
---|---|
Format: | Article |
Language: | English |
Published: |
Editura Universităţii din Oradea
2016-05-01
|
Series: | Journal of Electrical and Electronics Engineering |
Subjects: | |
Online Access: | http://electroinf.uoradea.ro/images/articles/CERCETARE/Reviste/JEEE/JEEE_V9_N1_MAY_2016/Manickam_JEEE_Vol_9_Nr_1_MAY_2016.pdf |
Similar Items
-
PATTERN AND POSITION DEPENDENT GATE LEAKAGE AND REDUCTION TECHNIQUE
by: Sreekala K.S, et al.
Published: (2015-10-01) -
Performance Comparison of Digital Circuits Using Subthreshold Leakage Power Reduction Techniques
by: B. Kalagadda, et al.
Published: (2017-03-01) -
Ultralow-Voltage Retention SRAM With a Power Gating Cell Architecture Using Header and Footer Power-Switches
by: Hayato Yoshida, et al.
Published: (2021-01-01) -
CMOS Leakage and Power Reduction in Transistors and Circuits: Process and Layout Considerations
by: Eitan N. Shauly
Published: (2012-01-01) -
Comparative Study on Power Gating Techniques for Lower Power Delay Product, Smaller Power Loss, Faster Wakeup Time
by: Minh Vo
Published: (2018-09-01)