A New Systolic Array Algorithm and Architecture for the VLSI Implementation of IDST Based on a Pseudo-Band Correlation Structure
In this paper a new linear VLSI array architecture for the VLSI implementation of a prime-length 1-D Inverse Discrete Sine Transform (IDST) is proposed. This new design approach uses a new efficient VLSI algorithm based on a regular and modular computational structure called pseudo-band correlatio...
Main Authors: | CHIPER, D. F., CRACAN, A., BURDIA, D. |
---|---|
Format: | Article |
Language: | English |
Published: |
Stefan cel Mare University of Suceava
2017-02-01
|
Series: | Advances in Electrical and Computer Engineering |
Subjects: | |
Online Access: | http://dx.doi.org/10.4316/AECE.2017.01011 |
Similar Items
-
Fully efficient pipelined VLSI arrays for solving toeplitz matrices
by: Lee, Louis Wai-Fung
Published: (2013) -
Application of Floating-Gate Transistors in Field Programmable Analog Arrays
by: Gray, Jordan D.
Published: (2006) -
Low‐Power and Low‐Hardware Bit‐Parallel Polynomial Basis Systolic Multiplier over GF(2m) for Irreducible Polynomials
by: Sudha Ellison Mathe, et al.
Published: (2017-08-01) -
A new VLSI algorithm and architecture for the hardware implementation of type IV discrete cosine transform using a pseudo-band correlation structure
by: Chiper Doru
Published: (2011-06-01) -
Total ionizing dose and single event upset testing of flash based field programmable gate arrays
by: Van Aardt, Stefan
Published: (2015)