An Efficient LUT Design on FPGA for Memory-Based Multiplication
An efficient Lookup Table (LUT) design for memory-based multiplier is proposed. This multiplier can be preferred in DSP computation where one of the inputs, which is filter coefficient to the multiplier, is fixed. In this design, all possible product terms of input multiplicand with the fixed coeff...
Main Authors: | C. S. Vinitha, R. K. Sharma |
---|---|
Format: | Article |
Language: | English |
Published: |
Iran University of Science and Technology
2019-12-01
|
Series: | Iranian Journal of Electrical and Electronic Engineering |
Subjects: | |
Online Access: | http://ijeee.iust.ac.ir/article-1-1388-en.html |
Similar Items
-
A Stream-Based In-Line Allocatable Multiplier for Configurable Computing
by: Yang, Tsung-Han
Published: (2014) -
Implementation of digital filters in FPGA structures
by: Mózes Ferenc-Emil, et al.
Published: (2011-12-01) -
High Performance Applications on Reconfigurable Clusters
by: Nakad, Zahi Samir
Published: (2014) -
Techniques for Efficient Implementation of FIR and Particle Filtering
by: Alam, Syed Asad
Published: (2016) -
A low cost advance encryption standard (AES) co-processor implementation
by: Orlando J. Hernandez, et al.
Published: (2008-04-01)