Comment on “High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs”
This brief points out some problems when mapping the optimized GPCs using the heuristic of the paper above. A thorough analysis revealed that a significant number of additional LUTs are required to route the signals when mapping the optimized designs on current FPGAs. Taking these resources into acc...
Main Authors: | Martin Kumm, Peter Zipf |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2016-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2016/3015403 |
Similar Items
-
High Efficiency Generalized Parallel Counters for Look-Up Table Based FPGAs
by: Burhan Khurshid, et al.
Published: (2015-01-01) -
LUT Based Generalized Parallel Counters for State-of-art FPGAs
by: Burhan Khurshid
Published: (2017-06-01) -
Studies on Logic Synthesis Methods for Look-Up Table based FPGAs
by: Yamashita, Shigeru
Published: (2011) -
Area Optimized Synthesis of Compressor Trees on Xilinx FPGAs Using Generalized Parallel Counters
by: Yuelai Yuan, et al.
Published: (2019-01-01) -
Quadratic Equations Set Implementation on FPGAs - With Area Oriented Mapping Minimization and Optimization for Look-up Table
by: Song-Ming Wu, et al.
Published: (2014)