VLSI IMPLEMENTATION OF HIGH SPEED AREA EFFICIENT ARITHMETIC UNIT USING VEDIC MATHEMATICS
High speed Arithmetic Units (AUs) are widely used in architectures used in signal and image processing applications. AUs involve multifunctions and have multiplier as the critical element. In this paper, we present design and implementation of high speed and area efficient AU using Vedic algorith...
Main Authors: | K.N. Vijeyakumar, S. Kalaiselvi, K. Saranya |
---|---|
Format: | Article |
Language: | English |
Published: |
ICT Academy of Tamil Nadu
2016-04-01
|
Series: | ICTACT Journal on Microelectronics |
Subjects: | |
Online Access: | http://ictactjournals.in/paper/IJME_V2_I1_paper_5_198_202.pdf |
Similar Items
-
IMPLEMENTATION OF HIGH SPEEDARITHMETIC LOGIC USING VEDIC MATHEMATICS TECHNIQUES
by: R. Jaikumar, et al.
Published: (2015-02-01) -
Time efficient signed Vedic multiplier using redundant binary representation
by: Ranjan Kumar Barik, et al.
Published: (2017-03-01) -
Simultaneous multiplication of multiple numbers
by: Ashish Mulchand Gohil
Published: (2015-08-01) -
Vedic algorithm for cubic computation and VLSI implementation
by: Deepak Kumar, et al.
Published: (2017-10-01) -
VEDIC MATHEMATICS
by: Sead Rešić, et al.
Published: (2015-09-01)