VLSI IMPLEMENTATION OF HIGH SPEED AREA EFFICIENT ARITHMETIC UNIT USING VEDIC MATHEMATICS
High speed Arithmetic Units (AUs) are widely used in architectures used in signal and image processing applications. AUs involve multifunctions and have multiplier as the critical element. In this paper, we present design and implementation of high speed and area efficient AU using Vedic algorith...
Main Authors: | , , |
---|---|
Format: | Article |
Language: | English |
Published: |
ICT Academy of Tamil Nadu
2016-04-01
|
Series: | ICTACT Journal on Microelectronics |
Subjects: | |
Online Access: | http://ictactjournals.in/paper/IJME_V2_I1_paper_5_198_202.pdf |
Summary: | High speed Arithmetic Units (AUs) are widely used in architectures
used in signal and image processing applications. AUs involve multifunctions and have multiplier as the critical element. In this paper, we
present design and implementation of high speed and area efficient AU
using Vedic algorithm. The work uses a simple “vertical and crosswise
sutra” of Vedic mathematics to produce low complexity Partial Product
(PP) generation unit in multiplier which reduces critical delay.
Implementation results using TSMC 180 nm CMOS process with
CADENCE Encounter Digital Implementation of the proposed AU
revealed delay and Area-Delay Product (ADP) reductions of 13.7% and
19.2% respectively compared to prior recent approaches. |
---|---|
ISSN: | 2395-1672 2395-1680 |