A Probabilistic Spatial Distribution Model for Wire Faults in Parallel Network-on-Chip Links
High-performance chip multiprocessors contain numerous parallel-processing cores where a fabric devised as a network-on-chip (NoC) efficiently handles their escalating intertile communication demands. Unfortunately, prolonged operational stresses cause accelerated physically induced wearout leading...
Main Authors: | Arseniy Vitkovskiy, Paul Christodoulides, Vassos Soteriou |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2015-01-01
|
Series: | Mathematical Problems in Engineering |
Online Access: | http://dx.doi.org/10.1155/2015/410172 |
Similar Items
-
Intelligent On/Off Dynamic Link Management for On-Chip Networks
by: Andreas G. Savva, et al.
Published: (2012-01-01) -
Impedance-Based Fault Location Method for Four-Wire Power Distribution Networks
by: Rahman Dashti, et al.
Published: (2018-01-01) -
Parallel and Distributed Logic and Fault Simulation
by: Li, Yih Lang, et al.
Published: (1996) -
Time Reversal techniques applied to wire fault detection and location in wire networks
by: Abboud, Layane
Published: (2012) -
Time Reversal techniques applied to wire fault detection and location in wire networks
by: Abboud, Layane
Published: (2012)