CASE STUDY OF EXPLICIT AND IMPLICIT PULSED FLIP FLOPS WITH CONDITIONAL PULSE ENHANCEMENT MECHANISM
In this paper a study of power efficient pulse triggered flip flops was conducted by adopting a pulse control scheme (PCS), named conditional pulse enhancement. The conditional pulse enhancement scheme consists of a simple pass transistor ‘AND’ gate design and a pull up ‘pMOS’. This set up reduc...
Main Authors: | Thara Sebastian, A. Aravindhan |
---|---|
Format: | Article |
Language: | English |
Published: |
ICT Academy of Tamil Nadu
2015-10-01
|
Series: | ICTACT Journal on Microelectronics |
Subjects: | |
Online Access: | http://ictactjournals.in/paper/IJME_paper_5_120_123.pdf |
Similar Items
-
COMPARATIVE ANALYSIS OF PULSE TRIGGERED FLIP FLOP DESIGN FOR LOW POWER CONSUMPTION
by: S. Bhuvaneshwari, et al.
Published: (2018-07-01) -
Radiation Hardened Pulse Based D Flip Flop Design
Published: (2014) -
Novel Low-Complexity and Low-Power Flip-Flop Design
by: Jin-Fa Lin, et al.
Published: (2020-05-01) -
Switched Flip-Flop based Preprocessing Circuit for ISFETs
by: Martin Kollár
Published: (2005-03-01) -
A ROBUST FLIP-FLOP FOR INDUSTRIAL APPLICATIONS
by: R. Vinoth, et al.
Published: (2016-04-01)