Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures

Suspended crystalline Ge semiconductor structures are created on a Si(001) substrate by a combination of epitaxial growth and simple patterning from the front surface using anisotropic underetching. Geometric definition of the surface Ge layer gives access to a range of crystalline planes that have...

Full description

Bibliographic Details
Main Author: Vishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R Leadley
Format: Article
Language:English
Published: Taylor & Francis Group 2012-01-01
Series:Science and Technology of Advanced Materials
Online Access:http://dx.doi.org/10.1088/1468-6996/13/5/055002
id doaj-0ae005c56edf40ec9a460dedeb0e2b44
record_format Article
spelling doaj-0ae005c56edf40ec9a460dedeb0e2b442020-11-24T20:47:14ZengTaylor & Francis GroupScience and Technology of Advanced Materials1468-69961878-55142012-01-01135055002Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structuresVishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R LeadleySuspended crystalline Ge semiconductor structures are created on a Si(001) substrate by a combination of epitaxial growth and simple patterning from the front surface using anisotropic underetching. Geometric definition of the surface Ge layer gives access to a range of crystalline planes that have different etch resistance. The structures are aligned to avoid etch-resistive planes in making the suspended regions and to take advantage of these planes to retain the underlying Si to support the structures. The technique is demonstrated by forming suspended microwires, spiderwebs and van der Pauw cross structures. We finally report on the low-temperature electrical isolation of the undoped Ge layers. This novel isolation method increases the Ge resistivity to 280 Ω cm at 10 K, over two orders of magnitude above that of a bulk Ge on Si(001) layer, by removing material containing the underlying misfit dislocation network that otherwise provides the main source of electrical conduction.http://dx.doi.org/10.1088/1468-6996/13/5/055002
collection DOAJ
language English
format Article
sources DOAJ
author Vishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R Leadley
spellingShingle Vishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R Leadley
Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
Science and Technology of Advanced Materials
author_facet Vishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R Leadley
author_sort Vishal Ajit Shah, Maksym Myronov, Chalermwat Wongwanitwatana, Lewis Bawden, Martin J Prest, James S Richardson-Bullock, Stephen Rhead, Evan H C Parker, Terrance E Whall and David R Leadley
title Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
title_short Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
title_full Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
title_fullStr Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
title_full_unstemmed Electrical isolation of dislocations in Ge layers on Si(001) substrates through CMOS-compatible suspended structures
title_sort electrical isolation of dislocations in ge layers on si(001) substrates through cmos-compatible suspended structures
publisher Taylor & Francis Group
series Science and Technology of Advanced Materials
issn 1468-6996
1878-5514
publishDate 2012-01-01
description Suspended crystalline Ge semiconductor structures are created on a Si(001) substrate by a combination of epitaxial growth and simple patterning from the front surface using anisotropic underetching. Geometric definition of the surface Ge layer gives access to a range of crystalline planes that have different etch resistance. The structures are aligned to avoid etch-resistive planes in making the suspended regions and to take advantage of these planes to retain the underlying Si to support the structures. The technique is demonstrated by forming suspended microwires, spiderwebs and van der Pauw cross structures. We finally report on the low-temperature electrical isolation of the undoped Ge layers. This novel isolation method increases the Ge resistivity to 280 Ω cm at 10 K, over two orders of magnitude above that of a bulk Ge on Si(001) layer, by removing material containing the underlying misfit dislocation network that otherwise provides the main source of electrical conduction.
url http://dx.doi.org/10.1088/1468-6996/13/5/055002
work_keys_str_mv AT vishalajitshahmaksymmyronovchalermwatwongwanitwatanalewisbawdenmartinjprestjamessrichardsonbullockstephenrheadevanhcparkerterranceewhallanddavidrleadley electricalisolationofdislocationsingelayersonsi001substratesthroughcmoscompatiblesuspendedstructures
_version_ 1716810603115315200