Simulation study of memristor aided logic (Magic) based on cmos nor gate

Memristor is a non-volatile new technology memory where the data stored as a resistance which the performance is influenced by the stateful logic design. Therefore, this study is an attempt to investigate the performance of the MAGIC NOR Gate stateful logic design using LTSPICE and targeted to 2 bit...

Full description

Bibliographic Details
Main Authors: Al Junid, S.A.M (Author), Halim, A.K (Author), Haron, M.A (Author), Idros, M.F.M (Author), Osman, F.N (Author), Razak, A.H.A (Author), Wan Zain, W.M.I (Author)
Format: Article
Language:English
Published: Institute of Advanced Engineering and Science, 2020
Online Access:View Fulltext in Publisher
View in Scopus
LEADER 02048nam a2200217Ia 4500
001 10.11591-eei.v9i5.2367
008 220121s2020 CNT 000 0 und d
020 |a 20893191 (ISSN) 
245 1 0 |a Simulation study of memristor aided logic (Magic) based on cmos nor gate 
260 0 |b Institute of Advanced Engineering and Science,  |c 2020 
856 |z View Fulltext in Publisher  |u https://doi.org/10.11591/eei.v9i5.2367 
856 |z View in Scopus  |u https://www.scopus.com/inward/record.uri?eid=2-s2.0-85087155607&doi=10.11591%2feei.v9i5.2367&partnerID=40&md5=057736d7c4abd52da49988f3243f04f1 
520 3 |a Memristor is a non-volatile new technology memory where the data stored as a resistance which the performance is influenced by the stateful logic design. Therefore, this study is an attempt to investigate the performance of the MAGIC NOR Gate stateful logic design using LTSPICE and targeted to 2 bits memory application. The objective is to investigate the performance of memristor based stateful logic logic design and schematics for memory application. Furthermore, the study been carried out by implementing the MAGIC NOR gate stateful logic schematic, then simulate the design in order to see the effects of performance including the electrical parameters compared to the others. Evidently, the improvement of MAGIC NOR gate contributes in reducing the number of NOR gate and CMOS count. Besides, the MAGIC NOR gates takes parallel inputs topology and eliminate the threshold voltage compared to IMPLY logic. Nevertheless, larger numbers of memristor required to stable the output consistency in MAGIC NOR gate schematic. © 2020, Institute of Advanced Engineering and Science. All rights reserved. 
700 1 0 |a Al Junid, S.A.M.  |e author 
700 1 0 |a Halim, A.K.  |e author 
700 1 0 |a Haron, M.A.  |e author 
700 1 0 |a Idros, M.F.M.  |e author 
700 1 0 |a Osman, F.N.  |e author 
700 1 0 |a Razak, A.H.A.  |e author 
700 1 0 |a Wan Zain, W.M.I.  |e author 
773 |t Bulletin of Electrical Engineering and Informatics  |x 20893191 (ISSN)  |g 9 5, 2134-2140