VLSI circuit defect diagnosis: open defects and run-time speed
To shorten time-to-market of VLSI circuit chips, the yield must be ramped up by quickly discovering and rectifying the causes for systematic defects. Due to the shrinking feature size of devices 90nm and below, yield ramp up is becoming more and more difficult. Volume diagnosis with...
Main Author: | |
---|---|
Other Authors: | |
Format: | Others |
Language: | English |
Published: |
University of Iowa
2008
|
Subjects: | |
Online Access: | https://ir.uiowa.edu/etd/8 https://ir.uiowa.edu/cgi/viewcontent.cgi?article=1193&context=etd |
id |
ndltd-uiowa.edu-oai-ir.uiowa.edu-etd-1193 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-uiowa.edu-oai-ir.uiowa.edu-etd-11932019-10-13T04:39:02Z VLSI circuit defect diagnosis: open defects and run-time speed Liu, Chen To shorten time-to-market of VLSI circuit chips, the yield must be ramped up by quickly discovering and rectifying the causes for systematic defects. Due to the shrinking feature size of devices 90nm and below, yield ramp up is becoming more and more difficult. Volume diagnosis with statistical learning is needed to cost effectively discover systematic defects. An accurate and high throughput diagnosis tool is required to diagnose large numbers of failing devices to aid statistical yield learning. In this work, we propose techniques to improve diagnosis accuracy and resolution, techniques to improve run-time performance. We consider the problem of determining the location of open defects in interconnects of deep submicron designs. We investigate a procedure that uses minimal information beyond the circuit net lists and give experimental results to demonstrate the defect resolution obtained using the method. The additional information used by the proposed method is a list of nodes in the neighborhoods of circuit nodes and the circuit layout. Specifically, difficult to determine circuit parameters of manufactured instances of a design such as coupling capacitances between circuit nodes and threshold voltages of gates in the circuit are not needed to use the proposed diagnosis procedure. A dictionary called NFB dictionary of small size and does not grow linearly with pattern count is proposed. It further reduced dictionary size over previous dictionary while still achieve higher failing pattern diagnosis performance than industry standard Effect-Cause diagnosis procedures. In this work we also propose a method to achieve higher speedup with a marginally larger dictionary than the NFB dictionary. We achieve this by identifying a set of faults called hyperactive faults for which we create a novel dictionary. Hyperactive faults tend to propagate fault effects to many observation points and cost a large amount of time to simulate. In addition to speed-up of failing pattern diagnosis, we propose a method to improve passing pattern performance. A pass-fail dictionary with high compression ratio is proposed. The dictionary is stored in a database on disk with a small cache memory and high diagnosis performance is demonstrated. 2008-01-01T08:00:00Z dissertation application/pdf https://ir.uiowa.edu/etd/8 https://ir.uiowa.edu/cgi/viewcontent.cgi?article=1193&context=etd Copyright 2008 Chen Liu Theses and Dissertations eng University of IowaReddy, Sudhakar M. Electrical and Computer Engineering |
collection |
NDLTD |
language |
English |
format |
Others
|
sources |
NDLTD |
topic |
Electrical and Computer Engineering |
spellingShingle |
Electrical and Computer Engineering Liu, Chen VLSI circuit defect diagnosis: open defects and run-time speed |
description |
To shorten time-to-market of VLSI circuit chips, the yield must be ramped up by quickly discovering and rectifying the causes for systematic defects. Due to the shrinking feature size of devices 90nm and below, yield ramp up is becoming more and more difficult. Volume diagnosis with statistical learning is needed to cost effectively discover systematic defects. An accurate and high throughput diagnosis tool is required to diagnose large numbers of failing devices to aid statistical yield learning. In this work, we propose techniques to improve diagnosis accuracy and resolution, techniques to improve run-time performance.
We consider the problem of determining the location of open defects in interconnects of deep submicron designs. We investigate a procedure that uses minimal information beyond the circuit net lists and give experimental results to demonstrate the defect resolution obtained using the method. The additional information used by the proposed method is a list of nodes in the neighborhoods of circuit nodes and the circuit layout. Specifically, difficult to determine circuit parameters of manufactured instances of a design such as coupling capacitances between circuit nodes and threshold voltages of gates in the circuit are not needed to use the proposed diagnosis procedure.
A dictionary called NFB dictionary of small size and does not grow linearly with pattern count is proposed. It further reduced dictionary size over previous dictionary while still achieve higher failing pattern diagnosis performance than industry standard Effect-Cause diagnosis procedures.
In this work we also propose a method to achieve higher speedup with a marginally larger dictionary than the NFB dictionary. We achieve this by identifying a set of faults called hyperactive faults for which we create a novel dictionary. Hyperactive faults tend to propagate fault effects to many observation points and cost a large amount of time to simulate.
In addition to speed-up of failing pattern diagnosis, we propose a method to improve passing pattern performance. A pass-fail dictionary with high compression ratio is proposed. The dictionary is stored in a database on disk with a small cache memory and high diagnosis performance is demonstrated. |
author2 |
Reddy, Sudhakar M. |
author_facet |
Reddy, Sudhakar M. Liu, Chen |
author |
Liu, Chen |
author_sort |
Liu, Chen |
title |
VLSI circuit defect diagnosis: open defects and run-time speed |
title_short |
VLSI circuit defect diagnosis: open defects and run-time speed |
title_full |
VLSI circuit defect diagnosis: open defects and run-time speed |
title_fullStr |
VLSI circuit defect diagnosis: open defects and run-time speed |
title_full_unstemmed |
VLSI circuit defect diagnosis: open defects and run-time speed |
title_sort |
vlsi circuit defect diagnosis: open defects and run-time speed |
publisher |
University of Iowa |
publishDate |
2008 |
url |
https://ir.uiowa.edu/etd/8 https://ir.uiowa.edu/cgi/viewcontent.cgi?article=1193&context=etd |
work_keys_str_mv |
AT liuchen vlsicircuitdefectdiagnosisopendefectsandruntimespeed |
_version_ |
1719264577043038208 |