Modeling, Optimization and Testing for Analog/Mixed-Signal Circuits in Deeply Scaled CMOS Technologies
As CMOS technologies move to sub-100nm regions, the design and verification for analog/mixed-signal circuits become more and more difficult due to the problems including the decrease of transconductance, severe gate leakage and profound mismatches. The increasing manufacturing-induced process variat...
Main Author: | Yu, Guo |
---|---|
Other Authors: | Li, Peng |
Format: | Others |
Language: | en_US |
Published: |
2011
|
Subjects: | |
Online Access: | http://hdl.handle.net/1969.1/ETD-TAMU-2009-12-7512 |
Similar Items
-
Concurrent fault simulation for mixed-signal circuits
by: Hou, Junwei
Published: (2007) -
System level methodology for low cost performance characterization of analog and mixed-signal circuits
by: Park, Joon Sung
Published: (2009) -
CMOS Inverter as Analog Circuit: An Overview
by: Woorham Bae
Published: (2019-08-01) -
Submicron CMOS Programmable Analog Floating-Gate Circuits
and Arrays using DC-DC Converters
by: Hooper, Mark S.
Published: (2005) -
Efficient testing techniques for analog and mixed-signal circuits
by: Variyam, Pramodchandran
Published: (2007)