Countering Aging Effects through Field Gate Sizing
Transistor aging through negative bias temperature instability (NBTI) has become a major lifetime constraint in VLSI circuits. We propose a technique that uses antifuses to widen PMOS transistors later in a circuit?s life cycle to combat aging. Using HSPICE and 70nm BPTM process numbers, we simulate...
Main Author: | Henrichson, Trenton D. |
---|---|
Other Authors: | Hu, Jiang |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Subjects: | |
Online Access: | http://hdl.handle.net/1969.1/ETD-TAMU-2008-12-100 http://hdl.handle.net/1969.1/ETD-TAMU-2008-12-100 |
Similar Items
-
Design of Negative Bias Temperature Instability (NBTI) Tolerant Register File
by: Kothawade, Saurahb
Published: (2012) -
Modeling and PSPICE simulation of NBTI effects in VDMOS transistors
by: Marjanović Miloš, et al.
Published: (2015-01-01) -
Mechanical stress and circuit aging aware VLSI CAD
by: Chakraborty, Ashutosh
Published: (2011) -
On the Prediction of the Threshold Voltage Degradation in CMOS Technology Due to Bias-Temperature Instability
by: Alejandro Campos-Cruz, et al.
Published: (2018-12-01) -
Ingress of Threshold Voltage-Triggered Hardware Trojan in the Modern FPGA Fabric–Detection Methodology and Mitigation
by: Sohaib Aslam, et al.
Published: (2020-01-01)