Design of high performance frequency synthesizers in communication systems

Frequency synthesizer is a key building block of fully-integrated wireless communication systems. Design of a frequency synthesizer requires the understanding of not only the circuit-level but also of the transceiver system-level considerations. This dissertation presents a full cycle of the synthes...

Full description

Bibliographic Details
Main Author: Moon, Sung Tae
Other Authors: Sanchez-Sinencio, Edgar
Format: Others
Language:en_US
Published: Texas A&M University 2005
Subjects:
Online Access:http://hdl.handle.net/1969.1/2329
id ndltd-tamu.edu-oai-repository.tamu.edu-1969.1-2329
record_format oai_dc
spelling ndltd-tamu.edu-oai-repository.tamu.edu-1969.1-23292013-01-08T10:37:48ZDesign of high performance frequency synthesizers in communication systemsMoon, Sung Taeanalog integrated circuitsBiCMOS RFfrequency synthesizerphase-locked loopreference spurwireless lan802.11a802.11bmulti-standard receiverFrequency synthesizer is a key building block of fully-integrated wireless communication systems. Design of a frequency synthesizer requires the understanding of not only the circuit-level but also of the transceiver system-level considerations. This dissertation presents a full cycle of the synthesizer design procedure starting from the interpretation of standards to the testing and measurement results. A new methodology of interpreting communication standards into low level circuit specifications is developed to clarify how the requirements are calculated. A detailed procedure to determine important design variables is presented incorporating the fundamental theory and non-ideal effects such as phase noise and reference spurs. The design procedure can be easily adopted for different applications. A BiCMOS frequency synthesizer compliant for both wireless local area network (WLAN) 802.11a and 802.11b standards is presented as a design example. The two standards are carefully studied according to the proposed standard interpretation method. In order to satisfy stringent requirements due to the multi-standard architecture, an improved adaptive dual-loop phase-locked loop (PLL) architecture is proposed. The proposed improvements include a new loop filter topology with an active capacitance multiplier and a tunable dead zone circuit. These improvements are crucial for monolithic integration of the synthesizer with no off-chip components. The proposed architecture extends the operation limit of conventional integerN type synthesizers by providing better reference spur rejection and settling time performance while making it more suitable for monolithic integration. It opens a new possibility of using an integer-N architecture for various other communication standards, while maintaining the benefit of the integer-N architecture; an optimal performance in area and power consumption.Texas A&M UniversitySanchez-Sinencio, Edgar2005-08-29T14:38:54Z2005-08-29T14:38:54Z2005-052005-08-29T14:38:54ZBookThesisElectronic Dissertationtext3949402 byteselectronicapplication/pdfborn digitalhttp://hdl.handle.net/1969.1/2329en_US
collection NDLTD
language en_US
format Others
sources NDLTD
topic analog integrated circuits
BiCMOS RF
frequency synthesizer
phase-locked loop
reference spur
wireless lan
802.11a
802.11b
multi-standard receiver
spellingShingle analog integrated circuits
BiCMOS RF
frequency synthesizer
phase-locked loop
reference spur
wireless lan
802.11a
802.11b
multi-standard receiver
Moon, Sung Tae
Design of high performance frequency synthesizers in communication systems
description Frequency synthesizer is a key building block of fully-integrated wireless communication systems. Design of a frequency synthesizer requires the understanding of not only the circuit-level but also of the transceiver system-level considerations. This dissertation presents a full cycle of the synthesizer design procedure starting from the interpretation of standards to the testing and measurement results. A new methodology of interpreting communication standards into low level circuit specifications is developed to clarify how the requirements are calculated. A detailed procedure to determine important design variables is presented incorporating the fundamental theory and non-ideal effects such as phase noise and reference spurs. The design procedure can be easily adopted for different applications. A BiCMOS frequency synthesizer compliant for both wireless local area network (WLAN) 802.11a and 802.11b standards is presented as a design example. The two standards are carefully studied according to the proposed standard interpretation method. In order to satisfy stringent requirements due to the multi-standard architecture, an improved adaptive dual-loop phase-locked loop (PLL) architecture is proposed. The proposed improvements include a new loop filter topology with an active capacitance multiplier and a tunable dead zone circuit. These improvements are crucial for monolithic integration of the synthesizer with no off-chip components. The proposed architecture extends the operation limit of conventional integerN type synthesizers by providing better reference spur rejection and settling time performance while making it more suitable for monolithic integration. It opens a new possibility of using an integer-N architecture for various other communication standards, while maintaining the benefit of the integer-N architecture; an optimal performance in area and power consumption.
author2 Sanchez-Sinencio, Edgar
author_facet Sanchez-Sinencio, Edgar
Moon, Sung Tae
author Moon, Sung Tae
author_sort Moon, Sung Tae
title Design of high performance frequency synthesizers in communication systems
title_short Design of high performance frequency synthesizers in communication systems
title_full Design of high performance frequency synthesizers in communication systems
title_fullStr Design of high performance frequency synthesizers in communication systems
title_full_unstemmed Design of high performance frequency synthesizers in communication systems
title_sort design of high performance frequency synthesizers in communication systems
publisher Texas A&M University
publishDate 2005
url http://hdl.handle.net/1969.1/2329
work_keys_str_mv AT moonsungtae designofhighperformancefrequencysynthesizersincommunicationsystems
_version_ 1716503087203483648