ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC

Charge-scaling (CS) successive approximation register (SAR) ADC's are widely used in the design of low power electronics. Significant portions of CS-SAR ADC power are consumed by CS capacitor arrays and comparator circuits. This Dissertation presents circuit techniques to reduce the power consu...

Full description

Bibliographic Details
Main Author: Kandala, Veera Raghavendra Sai Mallik
Format: Others
Published: OpenSIUC 2012
Subjects:
Online Access:https://opensiuc.lib.siu.edu/dissertations/539
https://opensiuc.lib.siu.edu/cgi/viewcontent.cgi?article=1540&context=dissertations
id ndltd-siu.edu-oai-opensiuc.lib.siu.edu-dissertations-1540
record_format oai_dc
spelling ndltd-siu.edu-oai-opensiuc.lib.siu.edu-dissertations-15402018-12-20T04:29:46Z ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC Kandala, Veera Raghavendra Sai Mallik Charge-scaling (CS) successive approximation register (SAR) ADC's are widely used in the design of low power electronics. Significant portions of CS-SAR ADC power are consumed by CS capacitor arrays and comparator circuits. This Dissertation presents circuit techniques to reduce the power consumption of both CS capacitor array and the latch comparator during ADC operations. The impacts of the proposed techniques on ADC accuracies are analyzed and circuit techniques are presented to address the accuracy concerns. The dissertation also presents techniques to cope with capacitor mismatches, which becomes more significant with the use of very small unit capacitors in the CS array. These techniques rely on a novel programmable CS capacitor array that allow optimally grouping the unit capacitors. Based on a 0.13um CMOS technology the proposed techniques are verified with extensive circuit simulation. Post layout simulations are done to evaluate the proposed techniques for energy efficient CS capacitor array. 2012-08-01T07:00:00Z text application/pdf https://opensiuc.lib.siu.edu/dissertations/539 https://opensiuc.lib.siu.edu/cgi/viewcontent.cgi?article=1540&context=dissertations Dissertations OpenSIUC CIRCUIT TECHNIQUES HIGH SPEED LOW POWER LOW VOLTAGE RAIL-TO-RAIL COMPARATOR SAR ADC
collection NDLTD
format Others
sources NDLTD
topic CIRCUIT TECHNIQUES
HIGH SPEED
LOW POWER
LOW VOLTAGE
RAIL-TO-RAIL COMPARATOR
SAR ADC
spellingShingle CIRCUIT TECHNIQUES
HIGH SPEED
LOW POWER
LOW VOLTAGE
RAIL-TO-RAIL COMPARATOR
SAR ADC
Kandala, Veera Raghavendra Sai Mallik
ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
description Charge-scaling (CS) successive approximation register (SAR) ADC's are widely used in the design of low power electronics. Significant portions of CS-SAR ADC power are consumed by CS capacitor arrays and comparator circuits. This Dissertation presents circuit techniques to reduce the power consumption of both CS capacitor array and the latch comparator during ADC operations. The impacts of the proposed techniques on ADC accuracies are analyzed and circuit techniques are presented to address the accuracy concerns. The dissertation also presents techniques to cope with capacitor mismatches, which becomes more significant with the use of very small unit capacitors in the CS array. These techniques rely on a novel programmable CS capacitor array that allow optimally grouping the unit capacitors. Based on a 0.13um CMOS technology the proposed techniques are verified with extensive circuit simulation. Post layout simulations are done to evaluate the proposed techniques for energy efficient CS capacitor array.
author Kandala, Veera Raghavendra Sai Mallik
author_facet Kandala, Veera Raghavendra Sai Mallik
author_sort Kandala, Veera Raghavendra Sai Mallik
title ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
title_short ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
title_full ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
title_fullStr ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
title_full_unstemmed ENERGY EFFICIENT CIRCUIT TECHNIQUES FOR SUCCESSIVE APPROXIMATION REGISTER ADC
title_sort energy efficient circuit techniques for successive approximation register adc
publisher OpenSIUC
publishDate 2012
url https://opensiuc.lib.siu.edu/dissertations/539
https://opensiuc.lib.siu.edu/cgi/viewcontent.cgi?article=1540&context=dissertations
work_keys_str_mv AT kandalaveeraraghavendrasaimallik energyefficientcircuittechniquesforsuccessiveapproximationregisteradc
_version_ 1718802316795052032