Architectural development and performance analysis of a primary data cache with read miss address prediction capability
This work is part of an ongoing effort to bridge the cycle time gap between high speed processing units and low speed main memories through the use of memory hierarchies. Cache memory exploits the principle of locality by providing a small, fast memory between the processor and the main memory. The...
Main Author: | Christensen, Kathryn S. |
---|---|
Other Authors: | Douglas J. Fouts |
Language: | en_US |
Published: |
Monterey, California. Naval Postgraduate School
2013
|
Online Access: | http://hdl.handle.net/10945/32687 |
Similar Items
Similar Items
-
Cache Miss Type Identification and Its Use in Dynamic Miss Address Prediction
by: 葉文涵 -
Simulation and analysis of predictive read cache performance
by: Miller, Robert W.
Published: (2013) -
Data Address Prediction for Power Mode Management of L1 Data Cache
by: Fu-Yuan Chuang, et al.
Published: (2006) -
Simulation and analysis of Predictive Read Cache (PRC) performance
by: Ҫamligüney, Altay
Published: (2013) -
Scalable primary cache memory architectures
by: Agarwal, Vikas
Published: (2008)