A design of floating point FFT using Genesil Silicon Compiler.
The hardware of floating-point MULTIPLY, ADD, and SUBTRACT units are designed to support the multiplication, addition, and subtraction operation necessary in the Fast Fourier Transform (FFT). In this thesis, the IEEE floating-point standard is adopted and scaled down to 16 bits, but the exponent is...
Main Author: | Lu, Chung-Kuei. |
---|---|
Other Authors: | Yang, Chyan |
Language: | en_US |
Published: |
Monterey, California. Naval Postgraduate School
2013
|
Online Access: | http://hdl.handle.net/10945/30956 |
Similar Items
-
Design methodology using the Genesil Silicon Compiler.
by: Settle, Robert Howard.
Published: (2012) -
Implementation of a Design for Testability strategy using the Genesil silicon compiler
by: Davidson, John Carl.
Published: (2013) -
A pipelined implementation of notch filters using Genesil silicon compiler
by: Kung, Chih-fu
Published: (2015) -
Implementation of residue code as a design for testability strategy using GENESIL Silicon Compiler
by: Lawson, John Ernest
Published: (2013) -
A methodology for producing and testing a Genesil Silicon Compiler designed VLSI chip which incorporates Design for Testability
by: Pooler, Brian Lee
Published: (2013)