Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits

Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful Quasi-Delay Insensitive (QDI) asynchronous paradigms, which are known for their low-power performance and inherent robustness. In industry, QDI circuits are synthesized from their synchronous counter...

Full description

Bibliographic Details
Main Author: Sakib, Ashiq Adnan
Format: Others
Published: North Dakota State University 2019
Subjects:
Online Access:https://hdl.handle.net/10365/29896
id ndltd-ndsu.edu-oai-library.ndsu.edu-10365-29896
record_format oai_dc
spelling ndltd-ndsu.edu-oai-library.ndsu.edu-10365-298962021-09-28T17:11:27Z Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits Sakib, Ashiq Adnan asynchronous design equivalence verification formal verification null convention logic pre-charge half buffers quasi delay insensitive Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful Quasi-Delay Insensitive (QDI) asynchronous paradigms, which are known for their low-power performance and inherent robustness. In industry, QDI circuits are synthesized from their synchronous counterparts using custom synthesis tools. Validation of the synthesized QDI implementation is a critical design prerequisite before fabrication. At present, validation schemes are mostly extensive simulation based that are good enough to detect shallow bugs, but may fail to detect corner-case bugs. Hence, development of formal verification methods for QDI circuits have been long desired. The very few formal verification methods that exist in the related field have major limiting factors. This dissertation presents different formal verification methodologies applicable to PCHB and NCL circuits, and aims at addressing the limitations of previous verification approaches. The developed methodologies can guarantee both safety (full functional correctness) and liveness (absence of deadlock), and are demonstrated using several increasingly larger sequential and combinational PCHB and NCL circuits, along with various ISCAS benchmarks. National Science Foundation (Grant No. CCF-1717420) 2019-07-05T20:44:17Z 2019-07-05T20:44:17Z 2019 text/dissertation movingimage/video https://hdl.handle.net/10365/29896 0000-0001-7985-2449 application/pdf video/mp4 North Dakota State University
collection NDLTD
format Others
sources NDLTD
topic asynchronous design
equivalence verification
formal verification
null convention logic
pre-charge half buffers
quasi delay insensitive
spellingShingle asynchronous design
equivalence verification
formal verification
null convention logic
pre-charge half buffers
quasi delay insensitive
Sakib, Ashiq Adnan
Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
description Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful Quasi-Delay Insensitive (QDI) asynchronous paradigms, which are known for their low-power performance and inherent robustness. In industry, QDI circuits are synthesized from their synchronous counterparts using custom synthesis tools. Validation of the synthesized QDI implementation is a critical design prerequisite before fabrication. At present, validation schemes are mostly extensive simulation based that are good enough to detect shallow bugs, but may fail to detect corner-case bugs. Hence, development of formal verification methods for QDI circuits have been long desired. The very few formal verification methods that exist in the related field have major limiting factors. This dissertation presents different formal verification methodologies applicable to PCHB and NCL circuits, and aims at addressing the limitations of previous verification approaches. The developed methodologies can guarantee both safety (full functional correctness) and liveness (absence of deadlock), and are demonstrated using several increasingly larger sequential and combinational PCHB and NCL circuits, along with various ISCAS benchmarks. === National Science Foundation (Grant No. CCF-1717420)
author Sakib, Ashiq Adnan
author_facet Sakib, Ashiq Adnan
author_sort Sakib, Ashiq Adnan
title Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
title_short Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
title_full Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
title_fullStr Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
title_full_unstemmed Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
title_sort formal modeling and verification methodologies for quasi-delay insensitive asynchronous circuits
publisher North Dakota State University
publishDate 2019
url https://hdl.handle.net/10365/29896
work_keys_str_mv AT sakibashiqadnan formalmodelingandverificationmethodologiesforquasidelayinsensitiveasynchronouscircuits
_version_ 1719485758456201216