Implementing video compression algorithms on reconfigurable devices

The increasing density offered by Field Programmable Gate Arrays(FPGA), coupled with their short design cycle, has made them a popular choice for implementing a wide range of algorithms and complete systems. In this thesis the implementation of video compression algorithms on FPGAs is studied. Two a...

Full description

Bibliographic Details
Main Author: Stewart, Graeme Robert
Published: University of Glasgow 2010
Subjects:
Online Access:http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.513079
id ndltd-bl.uk-oai-ethos.bl.uk-513079
record_format oai_dc
spelling ndltd-bl.uk-oai-ethos.bl.uk-5130792015-03-20T03:33:23ZImplementing video compression algorithms on reconfigurable devicesStewart, Graeme Robert2010The increasing density offered by Field Programmable Gate Arrays(FPGA), coupled with their short design cycle, has made them a popular choice for implementing a wide range of algorithms and complete systems. In this thesis the implementation of video compression algorithms on FPGAs is studied. Two areas are specifically focused on; the integration of a video encoder into a complete system and the power consumption of FPGA based video encoders. Two FPGA based video compression systems are described, one which targets surveillance applications and one which targets video conferencing applications. The FPGA video surveillance system makes use of a novel memory format to improve the efficiency with which input video sequences can be loaded over the system bus. The power consumption of a FPGA video encoder is analyzed. The results indicating that the motion estimation encoder stage requires the most power consumption. An algorithm, which reuses the intra prediction results generated during the encoding process, is then proposed to reduce the power consumed on an FPGA video encoder’s external memory bus. Finally, the power reduction algorithm is implemented within an FPGA video encoder. Results are given showing that, in addition to reducing power on the external memory bus, the algorithm also reduces power in the motion estimation stage of a FPGA based video encoder.005.3T Technology (General)University of Glasgowhttp://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.513079http://theses.gla.ac.uk/1267/Electronic Thesis or Dissertation
collection NDLTD
sources NDLTD
topic 005.3
T Technology (General)
spellingShingle 005.3
T Technology (General)
Stewart, Graeme Robert
Implementing video compression algorithms on reconfigurable devices
description The increasing density offered by Field Programmable Gate Arrays(FPGA), coupled with their short design cycle, has made them a popular choice for implementing a wide range of algorithms and complete systems. In this thesis the implementation of video compression algorithms on FPGAs is studied. Two areas are specifically focused on; the integration of a video encoder into a complete system and the power consumption of FPGA based video encoders. Two FPGA based video compression systems are described, one which targets surveillance applications and one which targets video conferencing applications. The FPGA video surveillance system makes use of a novel memory format to improve the efficiency with which input video sequences can be loaded over the system bus. The power consumption of a FPGA video encoder is analyzed. The results indicating that the motion estimation encoder stage requires the most power consumption. An algorithm, which reuses the intra prediction results generated during the encoding process, is then proposed to reduce the power consumed on an FPGA video encoder’s external memory bus. Finally, the power reduction algorithm is implemented within an FPGA video encoder. Results are given showing that, in addition to reducing power on the external memory bus, the algorithm also reduces power in the motion estimation stage of a FPGA based video encoder.
author Stewart, Graeme Robert
author_facet Stewart, Graeme Robert
author_sort Stewart, Graeme Robert
title Implementing video compression algorithms on reconfigurable devices
title_short Implementing video compression algorithms on reconfigurable devices
title_full Implementing video compression algorithms on reconfigurable devices
title_fullStr Implementing video compression algorithms on reconfigurable devices
title_full_unstemmed Implementing video compression algorithms on reconfigurable devices
title_sort implementing video compression algorithms on reconfigurable devices
publisher University of Glasgow
publishDate 2010
url http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.513079
work_keys_str_mv AT stewartgraemerobert implementingvideocompressionalgorithmsonreconfigurabledevices
_version_ 1716781461913206784