A configurable vector processor for accelerating speech coding algorithms

The growing demand for voice-over-packer (VoIP) services and multimedia-rich applications has made increasingly important the efficient, real-time implementation of low-bit rates speech coders on embedded VLSI platforms. Such speech coders are designed to substantially reduce the bandwidth requireme...

Full description

Bibliographic Details
Main Author: Koutsomyti, Konstantia
Published: Loughborough University 2007
Subjects:
Online Access:https://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.492738
id ndltd-bl.uk-oai-ethos.bl.uk-492738
record_format oai_dc
spelling ndltd-bl.uk-oai-ethos.bl.uk-4927382018-11-08T03:20:56ZA configurable vector processor for accelerating speech coding algorithmsKoutsomyti, Konstantia2007The growing demand for voice-over-packer (VoIP) services and multimedia-rich applications has made increasingly important the efficient, real-time implementation of low-bit rates speech coders on embedded VLSI platforms. Such speech coders are designed to substantially reduce the bandwidth requirements thus enabling dense multichannel gateways in small form factor. This however comes at a high computational cost which mandates the use of very high performance embedded processors. This thesis investigates the potential acceleration of two major ITU-T speech coding algorithms, namely G.729A and G.723.1, through their efficient implementation on a configurable extensible vector embedded CPU architecture. New scalar and vector ISAs were introduced which resulted in up to 80% reduction in the dynamic instruction count of both workloads. These instructions were subsequently encapsulated into a parametric, hybrid SISD (scalar processor)–SIMD (vector) processor. This work presents the research and implementation of the vector datapath of this vector coprocessor which is tightly-coupled to a Sparc-V8 compliant CPU, the optimization and simulation methodologies employed and the use of Electronic System Level (ESL) techniques to rapidly design SIMD datapaths.621.3994Loughborough Universityhttps://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.492738https://dspace.lboro.ac.uk/2134/35006Electronic Thesis or Dissertation
collection NDLTD
sources NDLTD
topic 621.3994
spellingShingle 621.3994
Koutsomyti, Konstantia
A configurable vector processor for accelerating speech coding algorithms
description The growing demand for voice-over-packer (VoIP) services and multimedia-rich applications has made increasingly important the efficient, real-time implementation of low-bit rates speech coders on embedded VLSI platforms. Such speech coders are designed to substantially reduce the bandwidth requirements thus enabling dense multichannel gateways in small form factor. This however comes at a high computational cost which mandates the use of very high performance embedded processors. This thesis investigates the potential acceleration of two major ITU-T speech coding algorithms, namely G.729A and G.723.1, through their efficient implementation on a configurable extensible vector embedded CPU architecture. New scalar and vector ISAs were introduced which resulted in up to 80% reduction in the dynamic instruction count of both workloads. These instructions were subsequently encapsulated into a parametric, hybrid SISD (scalar processor)–SIMD (vector) processor. This work presents the research and implementation of the vector datapath of this vector coprocessor which is tightly-coupled to a Sparc-V8 compliant CPU, the optimization and simulation methodologies employed and the use of Electronic System Level (ESL) techniques to rapidly design SIMD datapaths.
author Koutsomyti, Konstantia
author_facet Koutsomyti, Konstantia
author_sort Koutsomyti, Konstantia
title A configurable vector processor for accelerating speech coding algorithms
title_short A configurable vector processor for accelerating speech coding algorithms
title_full A configurable vector processor for accelerating speech coding algorithms
title_fullStr A configurable vector processor for accelerating speech coding algorithms
title_full_unstemmed A configurable vector processor for accelerating speech coding algorithms
title_sort configurable vector processor for accelerating speech coding algorithms
publisher Loughborough University
publishDate 2007
url https://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.492738
work_keys_str_mv AT koutsomytikonstantia aconfigurablevectorprocessorforacceleratingspeechcodingalgorithms
AT koutsomytikonstantia configurablevectorprocessorforacceleratingspeechcodingalgorithms
_version_ 1718789576785395712