High level behavioural modelling of boundary scan architecture

This project involves the development of a software tool which enables the integration of the IEEE 1149.1/JTAG Boundary Scan Test Architecture automatically into an ASIC (Application Specific Integrated Circuit) design. The tool requires the original design (the ASIC) to be described in VHDL-IEEE 10...

Full description

Bibliographic Details
Main Author: Medhat, Saad Sabih Ahmed
Published: Bournemouth University 1993
Subjects:
Online Access:http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.333480
id ndltd-bl.uk-oai-ethos.bl.uk-333480
record_format oai_dc
spelling ndltd-bl.uk-oai-ethos.bl.uk-3334802015-03-19T05:19:40ZHigh level behavioural modelling of boundary scan architectureMedhat, Saad Sabih Ahmed1993This project involves the development of a software tool which enables the integration of the IEEE 1149.1/JTAG Boundary Scan Test Architecture automatically into an ASIC (Application Specific Integrated Circuit) design. The tool requires the original design (the ASIC) to be described in VHDL-IEEE 1076 Hardware Description Language. The tool consists of the two major elements: i) A parsing and insertion algorithm developed and implemented in 'C'; ii) A high level model of the Boundary Scan Test Architecture implemented in 'VHDL'. The parsing and insertion algorithm is developed to deal with identifying the design Input/Output (I/O) terminals, their types and the order they appear in the ASIC design. It then attaches suitable Boundary Scan Cells to each I/O, except power and ground and inserts the high level models of the full Boundary Scan Architecture into the ASIC without altering the design core structure.620.0042029Computer Science and InformaticsBournemouth Universityhttp://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.333480http://eprints.bournemouth.ac.uk/324/Electronic Thesis or Dissertation
collection NDLTD
sources NDLTD
topic 620.0042029
Computer Science and Informatics
spellingShingle 620.0042029
Computer Science and Informatics
Medhat, Saad Sabih Ahmed
High level behavioural modelling of boundary scan architecture
description This project involves the development of a software tool which enables the integration of the IEEE 1149.1/JTAG Boundary Scan Test Architecture automatically into an ASIC (Application Specific Integrated Circuit) design. The tool requires the original design (the ASIC) to be described in VHDL-IEEE 1076 Hardware Description Language. The tool consists of the two major elements: i) A parsing and insertion algorithm developed and implemented in 'C'; ii) A high level model of the Boundary Scan Test Architecture implemented in 'VHDL'. The parsing and insertion algorithm is developed to deal with identifying the design Input/Output (I/O) terminals, their types and the order they appear in the ASIC design. It then attaches suitable Boundary Scan Cells to each I/O, except power and ground and inserts the high level models of the full Boundary Scan Architecture into the ASIC without altering the design core structure.
author Medhat, Saad Sabih Ahmed
author_facet Medhat, Saad Sabih Ahmed
author_sort Medhat, Saad Sabih Ahmed
title High level behavioural modelling of boundary scan architecture
title_short High level behavioural modelling of boundary scan architecture
title_full High level behavioural modelling of boundary scan architecture
title_fullStr High level behavioural modelling of boundary scan architecture
title_full_unstemmed High level behavioural modelling of boundary scan architecture
title_sort high level behavioural modelling of boundary scan architecture
publisher Bournemouth University
publishDate 1993
url http://ethos.bl.uk/OrderDetails.do?uin=uk.bl.ethos.333480
work_keys_str_mv AT medhatsaadsabihahmed highlevelbehaviouralmodellingofboundaryscanarchitecture
_version_ 1716741029059624960