Digital Timing Control in SRAMs for Yield Enhancement and Graceful Aging Degradation
Embedded SRAMs can occupy the majority of the chip area in SOCs. The increase in process variation and aging degradation due to technology scaling can severely compromise the integrity of SRAM memory cells, hence resulting in cell failures. Enough cell failures in a memory can lead to it being rejec...
Main Author: | Neale, Adam |
---|---|
Language: | en |
Published: |
2010
|
Subjects: | |
Online Access: | http://hdl.handle.net/10012/5355 |
Similar Items
-
Digital Timing Control in SRAMs for Yield Enhancement and Graceful Aging Degradation
by: Neale, Adam
Published: (2010) -
Reliable SRAM fingerprinting
by: Kim, Joonsoo, Ph. D.
Published: (2012) -
Statistical Characterization and Decomposition of SRAM cell Variability and Aging
Published: (2013) -
Design and Stability Analysis of a High-Temperature SRAM
by: Tanvir, Tanvir
Published: (2012) -
Statistical methodologies for modelling the impact of process variability in ultra-deep-submicron SRAMs
by: Akyel, Kaya Can
Published: (2014)