Sequential Equivalence Checking of Circuits with Different State Encodings by Pruning Simulation-based Multi-Node Invariants
Verification is an important step for Integrated Circuit (IC) design. In fact, literature has reported that up to 70% of the design effort is spent on checking if the design is functionally correct. One of the core verification tasks is Equivalence Checking (EC), which attempts to check if two struc...
Main Author: | Yuan, Zeying |
---|---|
Other Authors: | Electrical and Computer Engineering |
Format: | Others |
Published: |
Virginia Tech
2015
|
Subjects: | |
Online Access: | http://hdl.handle.net/10919/56693 |
Similar Items
-
Sufficiency-based Filtering of Invariants for Sequential Equivalence Checking
by: Hu, Wei
Published: (2014) -
Sequential Equivalence Checking with Efficient Filtering Strategies for Inductive Invariants
by: Nguyen, Huy
Published: (2014) -
Design of the Sequential System Automata using Temporal Equivalence Classes
by: A. Ursu, et al.
Published: (1997-10-01) -
Automatic simulation method for functional equivalence check
by: Liao Lu, et al.
Published: (2019-08-01) -
Equivalence and Minimization for Model Checking Labeled Markov Chains
by: Peter Buchholz, et al.
Published: (2016-12-01)