Performance analysis of augmented shuffle exchange networks

This research presents an analysis of the improvement in the performance of a class of fault tolerant multistage interconnection networks. In the network discussed here, fault tolerance is achieved by providing multiple redundant paths between the source and destination. The extra paths are obtained...

Full description

Bibliographic Details
Main Author: Ramachandran, Viswanathan
Other Authors: Electrical Engineering
Format: Others
Language:en
Published: Virginia Tech 2014
Subjects:
Online Access:http://hdl.handle.net/10919/45034
http://scholar.lib.vt.edu/theses/available/etd-10062009-020250/
id ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-45034
record_format oai_dc
spelling ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-450342021-05-15T05:26:36Z Performance analysis of augmented shuffle exchange networks Ramachandran, Viswanathan Electrical Engineering LD5655.V855 1992.R362 Electric fault location Fault location (Engineering) This research presents an analysis of the improvement in the performance of a class of fault tolerant multistage interconnection networks. In the network discussed here, fault tolerance is achieved by providing multiple redundant paths between the source and destination. The extra paths are obtained by providing redundant links between switching elements within a stave (intra-stage links), thereby increasing the switching element complexity. The techniques used in the construction of this network, its properties, advantages, and disadvantages are discussed. While early studies focused their effort in analyzing the fault tolerant characteristics of the network and the performance in a circuit switched environment, this investigation complements the previous work by examining fie performance of a packet switched network. The reasons for the choice of the architecture that include factors like hardware complexity, cost and simplicity of control algorithm are analyzed. The study concentrates on improving the run-time performance of the fault tolerant network. by using these multiple paths not only in the presence of a fault, but also in a fault-free environment. The throughput of the packet switched network in the presence of a fault, congestion and when fault free are analyzed. A description of the investigation, assumptions and factors used for the study, a cost analysis, and the results of the simulation analyses is included. Master of Science 2014-03-14T21:46:59Z 2014-03-14T21:46:59Z 1992 2009-10-06 2009-10-06 2009-10-06 Thesis Text etd-10062009-020250 http://hdl.handle.net/10919/45034 http://scholar.lib.vt.edu/theses/available/etd-10062009-020250/ en OCLC# 27695490 LD5655.V855_1992.R362.pdf In Copyright http://rightsstatements.org/vocab/InC/1.0/ viii, 84 leaves BTD application/pdf application/pdf Virginia Tech
collection NDLTD
language en
format Others
sources NDLTD
topic LD5655.V855 1992.R362
Electric fault location
Fault location (Engineering)
spellingShingle LD5655.V855 1992.R362
Electric fault location
Fault location (Engineering)
Ramachandran, Viswanathan
Performance analysis of augmented shuffle exchange networks
description This research presents an analysis of the improvement in the performance of a class of fault tolerant multistage interconnection networks. In the network discussed here, fault tolerance is achieved by providing multiple redundant paths between the source and destination. The extra paths are obtained by providing redundant links between switching elements within a stave (intra-stage links), thereby increasing the switching element complexity. The techniques used in the construction of this network, its properties, advantages, and disadvantages are discussed. While early studies focused their effort in analyzing the fault tolerant characteristics of the network and the performance in a circuit switched environment, this investigation complements the previous work by examining fie performance of a packet switched network. The reasons for the choice of the architecture that include factors like hardware complexity, cost and simplicity of control algorithm are analyzed. The study concentrates on improving the run-time performance of the fault tolerant network. by using these multiple paths not only in the presence of a fault, but also in a fault-free environment. The throughput of the packet switched network in the presence of a fault, congestion and when fault free are analyzed. A description of the investigation, assumptions and factors used for the study, a cost analysis, and the results of the simulation analyses is included. === Master of Science
author2 Electrical Engineering
author_facet Electrical Engineering
Ramachandran, Viswanathan
author Ramachandran, Viswanathan
author_sort Ramachandran, Viswanathan
title Performance analysis of augmented shuffle exchange networks
title_short Performance analysis of augmented shuffle exchange networks
title_full Performance analysis of augmented shuffle exchange networks
title_fullStr Performance analysis of augmented shuffle exchange networks
title_full_unstemmed Performance analysis of augmented shuffle exchange networks
title_sort performance analysis of augmented shuffle exchange networks
publisher Virginia Tech
publishDate 2014
url http://hdl.handle.net/10919/45034
http://scholar.lib.vt.edu/theses/available/etd-10062009-020250/
work_keys_str_mv AT ramachandranviswanathan performanceanalysisofaugmentedshuffleexchangenetworks
_version_ 1719404633619693568