A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA
Data security is becoming ever more important in embedded and portable electronic devices. The sophistication of the analysis techniques used by attackers is amazingly advanced. Digital devices' external interfaces to memory and communications interfaces to other digital devices are vulnerable...
Main Author: | |
---|---|
Other Authors: | |
Format: | Others |
Published: |
Virginia Tech
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10919/34063 http://scholar.lib.vt.edu/theses/available/etd-07192004-102951/ |
id |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-34063 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-VTETD-oai-vtechworks.lib.vt.edu-10919-340632020-09-26T05:35:46Z A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA Graf, Jonathan Electrical and Computer Engineering Athanas, Peter M. Tront, Joseph G. Jones, Mark T. Security Encryption Amanuet Key Management FPGA Wrapper Data security is becoming ever more important in embedded and portable electronic devices. The sophistication of the analysis techniques used by attackers is amazingly advanced. Digital devices' external interfaces to memory and communications interfaces to other digital devices are vulnerable to malicious probing and examination. A hostile observer might be able to glean important details of a device's design from such an interface analysis. Defensive measures for protecting a device must therefore be even more sophisticated and robust. This thesis presents an architecture that acts as a secure wrapper around an embedded application on a Field Programmable Gate Array (FPGA). The architecture includes functional units that serve to authenticate a user over a secure serial interface, create a key with multiple layers of security, and encrypt an external memory interface using that key. In this way, the wrapper protects all of the digital interfaces of the embedded application from external analysis. Cryptographic methods built into the system include an RSA-related secure key exchange, the Secure Hash Algorithm, a certificate storage system, and the Data Encryption Standard algorithm in counter mode. The principles behind the encrypted external memory interface and the secure authentication interface can be adjusted as needed to form a secure wrapper for a wide variety of embedded FPGA applications. Master of Science 2014-03-14T20:41:38Z 2014-03-14T20:41:38Z 2004-06-18 2004-07-19 2005-08-04 2004-08-04 Thesis etd-07192004-102951 http://hdl.handle.net/10919/34063 http://scholar.lib.vt.edu/theses/available/etd-07192004-102951/ jgraf_thesis.pdf In Copyright http://rightsstatements.org/vocab/InC/1.0/ application/pdf Virginia Tech |
collection |
NDLTD |
format |
Others
|
sources |
NDLTD |
topic |
Security Encryption Amanuet Key Management FPGA Wrapper |
spellingShingle |
Security Encryption Amanuet Key Management FPGA Wrapper Graf, Jonathan A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
description |
Data security is becoming ever more important in embedded and portable electronic devices. The sophistication of the analysis techniques used by attackers is amazingly advanced. Digital devices' external interfaces to memory and communications interfaces to other digital devices are vulnerable to malicious probing and examination. A hostile observer might be able to glean important details of a device's design from such an interface analysis. Defensive measures for protecting a device must therefore be even more sophisticated and robust.
This thesis presents an architecture that acts as a secure wrapper around an embedded application on a Field Programmable Gate Array (FPGA). The architecture includes functional units that serve to authenticate a user over a secure serial interface, create a key with multiple layers of security, and encrypt an external memory interface using that key. In this way, the wrapper protects all of the digital interfaces of the embedded application from external analysis. Cryptographic methods built into the system include an RSA-related secure key exchange, the Secure Hash Algorithm, a certificate storage system, and the Data Encryption Standard algorithm in counter mode. The principles behind the encrypted external memory interface and the secure authentication interface can be adjusted as needed to form a secure wrapper for a wide variety of embedded FPGA applications. === Master of Science |
author2 |
Electrical and Computer Engineering |
author_facet |
Electrical and Computer Engineering Graf, Jonathan |
author |
Graf, Jonathan |
author_sort |
Graf, Jonathan |
title |
A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
title_short |
A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
title_full |
A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
title_fullStr |
A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
title_full_unstemmed |
A Key Management Architecture for Securing Off-Chip Data Transfers on an FPGA |
title_sort |
key management architecture for securing off-chip data transfers on an fpga |
publisher |
Virginia Tech |
publishDate |
2014 |
url |
http://hdl.handle.net/10919/34063 http://scholar.lib.vt.edu/theses/available/etd-07192004-102951/ |
work_keys_str_mv |
AT grafjonathan akeymanagementarchitectureforsecuringoffchipdatatransfersonanfpga AT grafjonathan keymanagementarchitectureforsecuringoffchipdatatransfersonanfpga |
_version_ |
1719341975118807040 |