An FPGA-based Run-time Reconfigurable 2-D Discrete Wavelet Transform Core
FPGAs provide an ideal template for run-time reconfigurable (RTR) designs. Only recently have RTR enabling design tools that bypass the traditional synthesis and bitstream generation process for FPGAs become available. The JBits tool suite is an environment that provides support for RTR designs on X...
Main Author: | Ballagh, Jonathan Bartlett |
---|---|
Other Authors: | Electrical and Computer Engineering |
Format: | Others |
Published: |
Virginia Tech
2014
|
Subjects: | |
Online Access: | http://hdl.handle.net/10919/33649 http://scholar.lib.vt.edu/theses/available/etd-06192001-112019/ |
Similar Items
-
A Self-Reconfiguring Platform For Embedded Systems
by: Leon, Santiago Andres
Published: (2014) -
JHDLBits: An Open-Source Model for FPGA Design Automation
by: Poetter, Alexandra Vanessa
Published: (2011) -
A Device-Level FPGA Simulator
by: Hunter, Jesse Everett III
Published: (2011) -
NovaCORE vFPGA: Virtualisation and Immediate Reconfiguration
by: PERINA, A. B., et al.
Published: (2017-12-01) -
Dynamic Module Library Generation for FPGA-based Run-Time Reconfigurable Systems
by: Bowen, John Kipp
Published: (2014)