Design Techniques for Power-Aware Combinational Logic SER Mitigation

Ensuring low power operation is a major challenge for designers in the era of portable devices, cloud computing and networked sensor systems. Concomitantly, combinational logic soft errors caused by radiation particle strikes have emerged as a major reliability-limiting problem for integrated circui...

Full description

Bibliographic Details
Main Author: Mahatme, Nihaar N
Other Authors: Anthony Oates
Format: Others
Language:en
Published: VANDERBILT 2014
Subjects:
Online Access:http://etd.library.vanderbilt.edu/available/etd-12092014-230739/
id ndltd-VANDERBILT-oai-VANDERBILTETD-etd-12092014-230739
record_format oai_dc
spelling ndltd-VANDERBILT-oai-VANDERBILTETD-etd-12092014-2307392014-12-11T04:50:08Z Design Techniques for Power-Aware Combinational Logic SER Mitigation Mahatme, Nihaar N Electrical Engineering Ensuring low power operation is a major challenge for designers in the era of portable devices, cloud computing and networked sensor systems. Concomitantly, combinational logic soft errors caused by radiation particle strikes have emerged as a major reliability-limiting problem for integrated circuits. However, most approaches that mitigate combinational logic soft errors lead to significant power overheads. This work explores techniques to jointly reduce the power consumption as well as mitigate combinational logic soft errors. At the circuit level, this is achieved by redesigning circuits in a way that reduces the number of switching nodes and reduces the effective area of the circuit that is sensitive to radiation particle strikes. At the architectural level, pipelining is used as a tool to lower power consumption and improve the combinational logic soft error reliability. Thus, optimization for power and soft error reliability is performed at various levels of design abstraction and the benefit of cross-layer optimization is identified. Additionally, the impact of technology scaling on the combinational logic soft error rate is identified experimentally and predictions for future technology generations are made. Anthony Oates Ronald Schrimpf Robert Reed Lloyd Massengill Bharat Bhuva VANDERBILT 2014-12-10 text application/pdf http://etd.library.vanderbilt.edu/available/etd-12092014-230739/ http://etd.library.vanderbilt.edu/available/etd-12092014-230739/ en unrestricted I hereby certify that, if appropriate, I have obtained and attached hereto a written permission statement from the owner(s) of each third party copyrighted matter to be included in my thesis, dissertation, or project report, allowing distribution as specified below. I certify that the version I submitted is the same as that approved by my advisory committee. I hereby grant to Vanderbilt University or its agents the non-exclusive license to archive and make accessible, under the conditions specified below, my thesis, dissertation, or project report in whole or in part in all forms of media, now or hereafter known. I retain all other ownership rights to the copyright of the thesis, dissertation or project report. I also retain the right to use in future works (such as articles or books) all or part of this thesis, dissertation, or project report.
collection NDLTD
language en
format Others
sources NDLTD
topic Electrical Engineering
spellingShingle Electrical Engineering
Mahatme, Nihaar N
Design Techniques for Power-Aware Combinational Logic SER Mitigation
description Ensuring low power operation is a major challenge for designers in the era of portable devices, cloud computing and networked sensor systems. Concomitantly, combinational logic soft errors caused by radiation particle strikes have emerged as a major reliability-limiting problem for integrated circuits. However, most approaches that mitigate combinational logic soft errors lead to significant power overheads. This work explores techniques to jointly reduce the power consumption as well as mitigate combinational logic soft errors. At the circuit level, this is achieved by redesigning circuits in a way that reduces the number of switching nodes and reduces the effective area of the circuit that is sensitive to radiation particle strikes. At the architectural level, pipelining is used as a tool to lower power consumption and improve the combinational logic soft error reliability. Thus, optimization for power and soft error reliability is performed at various levels of design abstraction and the benefit of cross-layer optimization is identified. Additionally, the impact of technology scaling on the combinational logic soft error rate is identified experimentally and predictions for future technology generations are made.
author2 Anthony Oates
author_facet Anthony Oates
Mahatme, Nihaar N
author Mahatme, Nihaar N
author_sort Mahatme, Nihaar N
title Design Techniques for Power-Aware Combinational Logic SER Mitigation
title_short Design Techniques for Power-Aware Combinational Logic SER Mitigation
title_full Design Techniques for Power-Aware Combinational Logic SER Mitigation
title_fullStr Design Techniques for Power-Aware Combinational Logic SER Mitigation
title_full_unstemmed Design Techniques for Power-Aware Combinational Logic SER Mitigation
title_sort design techniques for power-aware combinational logic ser mitigation
publisher VANDERBILT
publishDate 2014
url http://etd.library.vanderbilt.edu/available/etd-12092014-230739/
work_keys_str_mv AT mahatmenihaarn designtechniquesforpowerawarecombinationallogicsermitigation
_version_ 1716726705639391232