Fault clearance in distributed power architectures with limited energy flow through power electronic interfaces
The objective of this thesis is to determine a method for computing the amount of capacitance in a power electronic converter required to melt a fuse in the event of a line to ground fault. DC micro-grids rely on power electronic converters to change voltage levels. All converters rely on semiconduc...
Main Author: | Dahlberg, Greg John |
---|---|
Format: | Others |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | http://hdl.handle.net/2152/ETD-UT-2012-05-5550 |
Similar Items
-
DC Fault Analysis and Clearance Solutions of MMC-HVDC Systems
by: Zheng Xu, et al.
Published: (2018-04-01) -
A Novel MMC Sub-Module Topology With DC Fault Clearance Capability
by: Rutian Wang, et al.
Published: (2019-01-01) -
Design of Self-Powered Solid-State Fault Current Limiters for VSC DC Grids
by: Jun Xu, et al.
Published: (2021-09-01) -
Saturated-core fault current limiters for AC power systems: Towards reliable, economical and better performance application
by: Jiaxin Yuan, et al.
Published: (2019-08-01) -
Analysis of the DC Fault Current Limiting Characteristics of a DC Superconducting Fault Current Limiter Using a Transformer
by: Kang-Cheol Cho, et al.
Published: (2020-08-01)